Show simple item record

dc.identifier.urihttp://hdl.handle.net/11401/77480
dc.description.sponsorshipThis work is sponsored by the Stony Brook University Graduate School in compliance with the requirements for completion of degree.en_US
dc.formatMonograph
dc.format.mediumElectronic Resourceen_US
dc.language.isoen_US
dc.publisherThe Graduate School, Stony Brook University: Stony Brook, NY.
dc.typeThesis
dcterms.abstractChecksums are utilized in many contexts such as communications, storage and reliable processing. The balance between checksum strength, implementation cost and obtained throughput often pose a challenge for present day system designers. In this research we propose two new methods for implementing the Fletcher Checksum (FC) in a parallelized context. We determined an extended parallel definition from the original FC and applied it to two different hardware implementation approaches. We then created a generator that would automatically output parameterized designs. We controlled the input word length, number of parallel inputs and architecture of the designs, and we then synthesized these designs for FPGA and ASIC. Our results show that parallelization of FC is feasible and the system throughput is proportional to the cost defined by resources used, area and power consumption. In our results, we demonstrate designs with throughput up to 375 Gbits/sec in ASIC and up to 110 Gbits/sec in FPGA, depending on the specific parameters.
dcterms.available2017-09-20T16:52:47Z
dcterms.contributorSalman, Emre.en_US
dcterms.contributorMilder, Peteren_US
dcterms.creatorMera Collantes, Maria Isabel
dcterms.dateAccepted2017-09-20T16:52:47Z
dcterms.dateSubmitted2017-09-20T16:52:47Z
dcterms.descriptionDepartment of Electrical Engineering.en_US
dcterms.extent36 pg.en_US
dcterms.formatApplication/PDFen_US
dcterms.formatMonograph
dcterms.identifierhttp://hdl.handle.net/11401/77480
dcterms.issued2014-12-01
dcterms.languageen_US
dcterms.provenanceMade available in DSpace on 2017-09-20T16:52:47Z (GMT). No. of bitstreams: 1 MeraCollantes_grad.sunysb_0771M_11920.pdf: 556387 bytes, checksum: d002ccbf08485e00aa922dd31b692f03 (MD5) Previous issue date: 1en
dcterms.publisherThe Graduate School, Stony Brook University: Stony Brook, NY.
dcterms.subjectasic, checksum, fpga, hardware, implementation, parallel
dcterms.subjectElectrical engineering
dcterms.titleParallel and Flexible Hardware Implementation of Fletcher Checksum
dcterms.typeThesis


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record